# **GameBoy Opcode Summary**

The GameBoy has instructions & registers similiar to the 8080, 8085, & Z80 microprocessors. The internal 8-bit registers are A, B, C, D, E, F, H, & L. Theses registers may be used in pairs for 16-bit operations as AF, BC, DE, & HL. The two remaining 16-bit registers are the program counter (PC) and the stack pointer (SP).

The F register holds the cpu flags. The operation of these flags is identical to their Z80 relative. The lower four bits of this register always read zero even if written with a one.

|   | Flag Register   |   |                |   |   |   |   |  |  |  |
|---|-----------------|---|----------------|---|---|---|---|--|--|--|
| 7 | 7 6 5 4 3 2 1 0 |   |                |   |   |   |   |  |  |  |
| Z | N               | Н | $ \mathbf{C} $ | 0 | 0 | 0 | 0 |  |  |  |

The GameBoy CPU is based on a subset of the Z80 microprocessor. A summary of these commands is given below.

| Ш |            |                      |            |                 |                     |
|---|------------|----------------------|------------|-----------------|---------------------|
| ш |            | Symbolic Operation   | ا ا        | ~ T T T T T T   |                     |
| ш | Mnemonic   | Symbolic (Ineration) | (Comments) | IC'PLL C'Inckel | Hlanc - V N H C'II  |
| ш | INTITIOTIC | Symbolic Operation   | Comments   | CI O CIOCKS     | 11 1ags - 2,11,11,0 |
| ш |            | J 1                  |            |                 |                     |

### 8-Bit Loads

| LD r,s     | r <b>←</b> s                              | s=r,n,(HL)     | r=4, n=8, (HL)=8       |
|------------|-------------------------------------------|----------------|------------------------|
| LD d,r     | d <b>←</b> r                              | d=r,(HL)       | r=4, (HL)=8            |
| LD d,n     | d <b>←</b> n                              | u-1,(HL)       | r=8, (HL)=12           |
| LD A,(ss)  | A <b>←</b> (ss)                           | ss=BC,DE,HL,nn | [BC,DE,HL]=8, nn=16    |
| LD (dd),A  | (dd) <b>←</b> A                           | dd=BC,DE,HL,nn | [BC,DE,11L]=6, IIII=10 |
| LD A,(C)   | A <b>←</b> (\$FF00+C)                     |                | 8                      |
| LD (C),A   | (\$FF00+C) <b>←</b> A                     |                | 8                      |
| LDD A,(HL) | A ← (HL), HL ← HL - 1                     |                | 8                      |
| LDD (HL),A | (HL) ← A, HL ← HL - 1                     |                | 8                      |
| LDI A,(HL) | $A \leftarrow (HL), HL \leftarrow HL + 1$ | -              | 8                      |
| LDI (HL),A | $(HL) \leftarrow A, HL \leftarrow HL + 1$ |                | 8                      |
| LDH (n),A  | (\$FF00+n) <b>←</b> A                     |                | 12                     |
| LDH A,(n)  | A <b>←</b> (\$FF00+n)                     |                | 12                     |

#### 16-Bit Loads

| LD dd,nn     | dd <b>←</b> nn                                                     | dd=BC,DE,HL,SP | 12 |   |   |   |   |
|--------------|--------------------------------------------------------------------|----------------|----|---|---|---|---|
| LD (nn),SP   | (nn) <b>←</b> SP                                                   |                | 20 | - | - | - | - |
| LD SP,HL     | SP ← HL                                                            | -              | 8  |   |   |   |   |
| LD HL,(SP+e) | HL <b>←</b> (SP+e)                                                 |                | 12 | 0 | 0 | * | * |
| PUSH ss      | $(SP-1) \leftarrow ssh, (SP-2) \leftarrow ssl, SP \leftarrow SP-2$ | ss=BC,DE,HL,AF | 16 |   | П |   | П |
| POP dd       | ddl ← (SP), ddh ← (SP+1), SP←SP+2                                  | dd=BC,DE,HL,AF | 12 | _ |   |   |   |

#### 8-Bit ALU

| ADD A,s A   | -A + s       | CY is the carry flag. s=r,n,(HL) | r=4, n=8, (HL)=8 | * |   | * | * |
|-------------|--------------|----------------------------------|------------------|---|---|---|---|
| ADC A,s A ◀ | -A + s + CY  |                                  |                  |   |   |   |   |
| SUB s A ◀   | ⊢ A - s      |                                  |                  | * | 1 | * | * |
| SBC A,s A ◀ | ⊢ A - s - CY |                                  |                  |   | 1 |   |   |
| AND s A ◀   | ⊢A∧s         |                                  |                  | * | 0 | 1 | 0 |
|             |              |                                  |                  |   |   |   |   |

| OR s  | A <b>←</b> A ∨ s   |          |              | * | 0 | 0 | 0        |  |
|-------|--------------------|----------|--------------|---|---|---|----------|--|
| XOR s | A ← A ⊕ s          |          |              |   |   |   | L        |  |
| CP s  | A - s              |          |              | * | 1 | * | *        |  |
| INC s | s <b>4</b> s + 1   | с-г (Ш ) | т—4 (ШI )—12 | * | 0 | * | <u> </u> |  |
| DEC s | s <b>4</b> - s - 1 | s=r,(HL) | r=4, (HL)=12 | * | 1 | * | -        |  |

## **16-Bit Arithmetic**

| ADD HL,ss | HL ← HL + ss           |                | 8 - 0 | ) * *   |
|-----------|------------------------|----------------|-------|---------|
| ADD SP,e  | $SP \leftarrow SP + e$ | ag-DC DE HI SD | 16 0  | ) * *   |
| INC ss    | ss <b>4</b> - ss + 1   | ss=BC,DE,HL,SP | 8     |         |
| DEC ss    | ss <b>4</b> – ss - 1   |                | 8     | -  -  - |

### Miscellaneous

| SWAP s | 7 43 0                              | Swap nibbles. s=r,(HL) | r=8, (HL)=16 | * | 0 | 0 | 0 |
|--------|-------------------------------------|------------------------|--------------|---|---|---|---|
| DAA    | Converts A into packed BCD.         |                        | 4            | * | _ | 0 | * |
| CPL    | A <b>←</b> /A                       | -                      | 4            | - | 1 | 1 |   |
| CCF    | CY ←/CY                             | CY is the carry flag.  | 4            | - | 0 | 0 | * |
| SCF    | CY <b>←</b> 1                       | C i is the carry mag.  | 4            | - | 0 | 0 | 1 |
| NOP    | No operation.                       |                        | 4            |   |   |   |   |
| HALT   | Halt CPU until an interrupt occurs. |                        | 4            |   |   |   |   |
| STOP   | Halt CPU.                           | -                      | 4            | - | - | - | - |
| DI     | Disable Interrupts.                 |                        | 4            |   |   |   |   |
| EI     | Enable Interrupts.                  |                        | 4            |   |   |   |   |

### **Rotates & Shifts**

| RLCA  | CY <b>4</b> 7 <b>4</b> 0           |             |              |   |   |                                   |   |
|-------|------------------------------------|-------------|--------------|---|---|-----------------------------------|---|
| RLA   | CY <b>←</b> 7 <b>←</b> 0           |             | 4            | 0 | 0 | $\begin{vmatrix} 0 \end{vmatrix}$ | * |
| RRCA  | 7- <b>→</b> 0 →CY                  |             | 4            |   |   |                                   |   |
| RRA   |                                    |             |              |   |   |                                   |   |
| RLC s | CY <b>4</b> 7 <b>4</b> 0           |             |              |   |   |                                   |   |
| RL s  | CY <b>←</b> 7 <b>←</b> 0           | s=Ar(HI)    | r=8,(HL)=16  |   |   |                                   |   |
| RRC s | 7- <b>→</b> 0 →CY                  | S-A,1,(11L) | 1-6,(11L)-10 |   |   |                                   |   |
| RR s  |                                    |             |              | * | 0 | 0                                 | * |
| SLA s | CY <b>←</b> 7 <b>←</b> 0−0         |             |              |   |   |                                   |   |
| SRA s | <u>-▶7-▶0</u> →CY                  | s=r,(HL)    | r=8, (HL)=16 |   |   |                                   |   |
| SRL s | 0- <del>7-▶</del> 0 <b>&gt;</b> CY |             |              |   |   |                                   |   |

## **Bit Opcodes**

| BIT b,s Z ←/sb        |                          | r=8, (HL)=12 * 0 1 -  |
|-----------------------|--------------------------|-----------------------|
| SET b,s sb ← 1        | Z is zero flag. s=r,(HL) | r=8, (HL)=16          |
| RES b,s sb <b>←</b> 0 |                          | 1-8, (11L)-10 - - - - |

### **Jumps**

| JP nn    | PC ←nn                                     |   | 16                         |
|----------|--------------------------------------------|---|----------------------------|
| JP cc,nn | If cc is true, PC ← nn, else continue.     |   | If cc is true, 16 else 12. |
| JP (HL)  | PC ← HL                                    | - | 4                          |
| JR e     | PC <b>←</b> PC + e                         |   | 12                         |
| JR cc,e  | if cc is true, PC ← PC + e, else continue. |   | If cc is true, 12 else 8.  |

### **Calls**

| CALL nn    | (SP-1) ← PCh, (SP-2) ← PCl, PC ← nn, SP←SP-2             | 24                         |
|------------|----------------------------------------------------------|----------------------------|
| CALL cc,nn | If condition cc is false continue, else same as CALL nn. | If cc is true, 24 else 12. |

### Restarts

$$\boxed{ \text{RST f} | (\text{SP-1}) \leftarrow \text{PCh, (SP-2}) \leftarrow \text{PCl, PCh} \leftarrow 0, \text{PCl} \leftarrow \text{f, SP} \leftarrow \text{SP-2} | - | 16 |}$$

### Returns

| RET    | $pcl \leftarrow (SP), pch \leftarrow (SP+1), SP \leftarrow SP+2$ |   | 16                        |
|--------|------------------------------------------------------------------|---|---------------------------|
| RET cc | If cc is true, RET else continue.                                | - | If cc is true, 20 else 8. |
| RETI   | Return then enable interrupts.                                   |   | 16                        |

## **Terminology**

| Flag is not affected by this operation.                |  |  |
|--------------------------------------------------------|--|--|
| Flag is affected according to result of operation.     |  |  |
| A bit number in any 8-bit register or memory location. |  |  |
| Carry flag.                                            |  |  |
| Flag condition code: C,NC,NZ,Z                         |  |  |
| Any 8-bit destination register or memory location.     |  |  |
| Any 16-bit destination register or memory location.    |  |  |
| 8-bit signed 2's complement displacement.              |  |  |
| 8 special call locations in page zero.                 |  |  |
| Half-carry flag.                                       |  |  |
| Subtraction flag.                                      |  |  |
| Not carry flag                                         |  |  |
| Not zero flag.                                         |  |  |
| Any 8-bit binary number.                               |  |  |
| Any 16-bit binary number.                              |  |  |
| Any 8-bit register. (A,B,C,D,E,H, or L)                |  |  |
| Any 8-bit source register or memory location.          |  |  |
| A bit in a specific 8-bit register or memory location. |  |  |
| Any 16-bit source register or memory location.         |  |  |
| Zero Flag.                                             |  |  |
|                                                        |  |  |